

# MINIMISATION OF DEVICE COUNT IN NOVEL MULTILEVEL INVERTER COMPARED TO CONVENTIONAL MULTILEVEL INVERTER TOPOLOGY TO REDUCE THE COST

# A.Lokeshwar Reddy<sup>1</sup>, R. Hariharan<sup>2\*</sup>

| Article History: Received: 12.12.2022 | <b>Revised:</b> 29.01.2023 | Accepted: 15.03.2023 |
|---------------------------------------|----------------------------|----------------------|
| ·                                     |                            | -                    |

#### Abstract

Aim: The aim of this proposed novel multilevel inverter (MLI) topology is to minimize the device count compared with conventional multilevel inverter topology thereby reducing the cost.

**Materials and Methods:** Novel MLI topology is compared with conventional MLI. Sample size is calculated using Gpower software and determined as 14. Gpower is taken as 0.8.

**Results**: For 21 level output voltage the conventional MLI topology requires 40 devices (switches and diodes) whereas novel MLI topology requires 23 devices (switches and diodes). Significance value is observed as 0.012 (p<0.05, statistically significant).

**Conclusion**: It is observed that the Novel multilevel inverter topology utilizes less device count compared to conventional MLI topology which results in reduced cost.

**Keywords:** Novel Multilevel inverter, Conventional Multilevel inverter, Pulse width modulation, switching sequence, Power Electronics

<sup>1</sup>Research Scholar, Department of Electronics and Communication Engineering, Saveetha School of Engineering Saveetha Institute of Medical and Technical Sciences, Chennai, Saveetha University, Chennai, Tamil Nadu, India -602105.

<sup>2\*</sup>Project Guide, Department of Electronics and Communication Engineering, Saveetha Institute of Medical and Technical Sciences, Chennai, Saveetha University, Chennai, Tamil Nadu,India-602105.

# 1. Introduction

In recent years, multilevel has become increasingly important in generating the required output voltage in grid-connected photovoltaic systems. (Silva et al. 2019) this study looks at two multilevel inverter topologies in order to reduce system costs by proposing new inverter topologies with fewer devices than conventional MLI topologies (Babaei, Kangarlu, and Mazgar 2012; Kavali and Mittal 2016)). The proposed MLI topology provides higher output voltage with lower harmonics and loss, resulting in high system performance (Kaczmarek and Jama 2014). Multilevel inverters are used in grid-tied systems, dc drive applications, photovoltaic systems, and other applications (Abed 2018)(Rajalakshmi and Rangarajan 2019)(Abed 2018).

Various studies have been conducted to improve the performance of the MLI topology, with approximately 1078 papers published in IEEE and Google Scholar. This work proposes a three-stage Modified Multilevel Inverter (MMLI) geography with a diminished switch count for nine levels, and the geography is dissected utilizing different PWM techniques. The Total Harmonic Distortion (THD) level of this geography is researched using PWM strategies for symmetric and awry DC voltage sources. (Rajalakshmi and Rangarajan 2019). The work proposes new bilaterally symmetrical and uneven construction electrical converter topologies. as compared to standard multilevel inverters and alternative non-conventional topologies, the projected multilevel inverters use a smaller variety of change devices for a given number of output voltage levels (Babaei, Kangarlu, and Mazgar 2012)(Phyu, Aung, and Quan 2016), (Nourinezhad and Soleymani 2015)(Babaei, Kangarlu, and Mazgar 2012). This work compares numerous management themes in terms of Total Harmonic Distortion (THD) within the output voltage and utilization issue of power devices. The doctor's degree in the curving Pulse breadth Modulation-Phase Disposition (SPWM-PD) scheme with variable radio wave magnitude is found to be alltime low of all control schemes (Babaei, Kangarlu, and Mazgar 2012; Kavali and Mittal 2016). In this work, an original flowed transformer staggered inverter is proposed. In the proposed geography, its quantity is diminished to switch gadgets. Lessening the quantity of exchanging gadgets, which additionally implies diminishing the quantity of door drivers, brings about a more modest size and lower execution costs. Exchanging power misfortunes are additionally diminished in this geography. The proposed inverter utilizes the specific symphonious disposal (SHE) procedure to

deliver a top notch yield voltage (Khounjahan, Banaei, and Farakhor 2015).

Our institution is passionate about high quality evidence based research and has excelled in various domains (Vickram et al. 2022; Bharathiraja et al. 2022; Kale et al. 2022; Sumathy et al. 2022; Thanigaivel et al. 2022; Ram et al. 2022; Jothi et al. 2022; Anupong et al. 2022; Yaashikaa et al. 2022; Palanisamy et al. 2022). Conventional MLI structure has high harmonics, loss and provides less efficiency. The aim of this research is to propose a novel MLI topology by minimizing the device count which results in a cost effective system and improving the performance.

# 2. Materials and Methods

This research was carried out in the Saveetha School of Engineering's Power Electronics Laboratory. Using previous study results, the sample size was calculated (Vemuganti, Sreenivasarao, and Kumar 2017). Two MLI topologies were compared, and their sample sizes were calculated using G power software; it was determined that each method has 7 samples, and a total of 14 sample tests were performed (g power setting parameters: statistical test-difference between two independent means, =0.05, power=0.80, effect size d=0.5). The Matlab simulink software is used to simulate the system.

# **Conventional MLI topology**

The existing topology is a conventional multilevel inverter extensively used with symmetrical and asymmetrical configuration. The major drawback of existing topology is it requires more number of switches or devices which increases the size and cost of the system. The circuit describes the configuration and staircase building of voltage building of topology with reduced switches in the multilevel inverter. In this work, a clever flowed transformer staggered inverter is proposed. In the proposed geography, its quantity is decreased to switch gadgets. Lessening the quantity of exchanging gadgets, which likewise implies diminishing the quantity of door drivers, brings about more modest size and lower execution costs. Exchanging power misfortunes are additionally decreased in this geography. The proposed inverter utilizes the specific consonant disposal (SHE) strategy to deliver a top notch yield voltage (Vemuganti, Sreenivasarao, and Kumar 2017; Gupta and Bhatnagar 2017).

# **Proposed MLI topology**

A separate degree generator and polarity generator are blanketed withinside the proposed topology. As a result, this topology necessitates using an H- Minimisation of Device Count in Novel Multilevel Inverter Compared to Conventional Multilevel Inverter Topology to Reduce the Cost

bridge inverter to invert the polarity of the extent generator module. The degree generator is made of an enter DC source, 3 equal-valued capability dividing capacitors, diodes, and unidirectional blocking - bidirectional - undertaking strength switches (S1, S2, S3, and S4), while the polarity generator is made of 4 unidirectional - blocking bidirectional - undertaking switches (S1, S2, S3, and S4) (T1, T2, T3 and T4). Because this topology necessitates using a capacitor to divide the capability of the DC bus, it necessitates using extra manage circuitry to hold the fee stability of the capacitors. A resonant switched capacitor converter (RSCC) is used to stability the voltages of the capacitors. The proposed topology's degree be counted number may be expanded absolutely with the aid of using cascading its fundamental module and accordingly utilising its modularity feature. When as compared to the traditional CHB topology for the equal voltage degree in output, the proposed topology notably reduces the variety of DC sources, switches, and motive force circuits ((Mohan Mathur and Varma 2002).

# **Statistical Analysis**

The statistical analysis is done by using SPSS tools for obtaining the performance of the conventional multilevel inverter topology and the novel multilevel inverter. Statistical features such as mean, standard deviation and standard mean error are obtained for both the topologies using the statistical tools. Number of levels is an independent variable and device count and cost are dependent variables. Independent T test analysis is performed in this research work.

# 3. Results

Proposed topology has been simulated using MatLab software and the analysis is carried out. Table 1 represents the device count requirement for different levels of output voltage. Table 2 reveals the group statistics analysis of proposed MLI and conventional MLI with mean values of 11 and 28 respectively. Table 3 shows the independent sample T test analysis based on device count. Significance value is observed as 0.012 (p<0.05) which is statistically significant.

Figure 1 shows the conventional multilevel inverter topology. Figure 2 represents the proposed MLI topology with reduced device count. Figure 3 shows the bar chart analysis of both topologies. It is inferred that the proposed MLI topology requires low device count compared to conventional MLI structure. Reduced device count reduces the cost of proposed MLI topology.

# 4. Discussion

In this research work the MLI topology has been modified by reducing the number of device counts compared to conventional MLI structure. The cost of the proposed topology is also less due to low device count.

By combining 2 well-known topologies, cascaded H-bridge construction electrical converter and multi-string multilevel inverter, and proposing a replacement topology, Novel construction Inverter. a completely unique multilevel inverter is projected to scale back device count so as to reduce hardware size, cost, and quality (Raval and Ruvavara 2018). A Novel structure electrical converter is planned during this work. As compared to existing structure electrical converter topologies, the proposed Novel structure electrical converter topology needs fewer parts equivalent to switch devices and driver circuits to get a given range of output voltage levels. This reduces the dimensions and value of the inverter system even further (Maity, Roy, and Saha 2017). This work proposes a unique switched electrical device construction electrical converter structure (SCMLI). In comparison to alternative existing topologies, the planned topology provides a lot of output voltage levels whereas having a lower device count. The comparison is completed in numerous aspects, resembling the quantity of switches, dc power supplies, capacitors, and diodes accustomed to generate specific output voltage levels (Debatal et al. 2018). A novel multilevel inverter topology with a low device count is proposed in this work. With nine switches and four unbalanced DC sources, it can generate a 13-step output voltage. It is easily expandable to a greater number of voltage levels while using fewer power components and fewer semiconductor switches (Debatal et al. 2018; Kakar et al. 2019).

The limitations of the proposed topology, has high cost and needed high maintenance due to the complex design. The future scope of the proposed topology is to simplify the circuit design of the Novel Multilevel Inverter in order to reduce the cost and maintenance of the system.

# 5. Conclusion

Based on the analysis it is concluded that proposed MLI topology required less device count compared to conventional MLI topology. For 21 level output voltage the proposed MLI topology requires 23 devices whereas existing topology requires 40 switching device count. Due to less device count in proposed topology the cost is also reduced. The significance value is obtained as 0.012 (p<0.05) based on T test analysis which is statistically significant within the limit of study

#### Declarations

#### **Conflict of Interest**

No conflict of interest in this manuscript.

#### **Authors Contribution**

Author ALR was involved in data collection, data analysis, and manuscript writing, while author RH was involved in conceptualization, data validation, and manuscript critical review.

#### Acknowledgement

The authors would like to thank Saveetha School of Engineering and Saveetha Institute of Medical and Technical Sciences (Formerly known as Saveetha University) for providing the infrastructure required to complete this work successfully.

### Funding

We would like to express our gratitude to the following organizations for providing financial assistance that allowed us to complete the study.

- 1. Abdul Khalique Mansoor Ahmed & Co., Vellore, India
  - 2. Saveetha University
  - 3. Saveetha Institute of Medical and Technical Sciences
  - 4. Saveetha School of Engineering

### 6. References

- Abed, Jameel Kadhim. 2018. "Smart Monitoring System of DC to DC Converter for Photovoltaic Application." International Journal of Power Electronics and Drive Systems (IJPEDS). https://doi.org/10.11591/ijpeds.v9.i2.pp722-729.
- Babaei, Ebrahim, Mohammad Farhadi Kangarlu, and Farshid Najaty Mazgar. 2012. "Symmetric and Asymmetric Multilevel Inverter Topologies with Reduced Switching Devices." *Electric Power Systems Research*. https://doi.org/10.1016/j.epsr.2011.12.013.
- Debatal, Sitakant, Tapas Roy, Auhijit Dasgupta, and Pradip Kumar Sadhu. 2018. "A Novel Structure of Switched Capacitor Multilevel Inverter with Reduced Device Count." 2018 National Power Engineering Conference (NPEC).

https://doi.org/10.1109/npec.2018.8476699.

- Gupta, Krishna Kumar, and Pallavee Bhatnagar. 2017. *Multilevel Inverters: Conventional and Emerging Topologies and Their Control.* Academic Press.
- Kaczmarek, M., and S. Jama. 2014. "Accuracy of Inductive Voltage Transformer in the Presence of Voltage High Harmonics." 2014 ICHVE International Conference on High

*Voltage Engineering and Application.* https://doi.org/10.1109/ichve.2014.7035462.

- Kakar, S., S. M. Ayob, N. M. Nordin, M. S. Arif, A. Jusoh, and N. D. Muhamad. 2019. "A Novel Single-Phase PWM Asymmetrical Multilevel Inverter with Number of Semiconductor Switches Reduction." International Journal of Power Electronics Systems and Drive (IJPEDS). https://doi.org/10.11591/ijpeds.v10.i3.pp1133 -1140.
- Kavali, Janardhan, and Arvind Mittal. 2016. "Analysis of Various Control Schemes for Minimal Total Harmonic Distortion in Cascaded H-Bridge Multilevel Inverter." Journal of Electrical Systems and Information Technology. https://doi.org/10.1016/j.jesit.2016.01.007.
- Khounjahan, H., M. R. Banaei, and Amir Farakhor. 2015. "A New Low Cost Cascaded Transformer Multilevel Inverter Topology Using Minimum Number of Components with Modified Selective Harmonic Elimination Modulation." *Ain Shams Engineering Journal.* https://doi.org/10.1016/j.asej.2014.08.005.
- Maity, Saikat Kumar, Tapas Roy, and Diptish Saha. 2017. "A Novel Structure of Cascaded Multilevel Inverter with Reduced Device Count." 2017 IEEE Calcutta Conference (CALCON).

https://doi.org/10.1109/calcon.2017.8280760.

- Mohan Mathur, R., and Rajiv K. Varma. 2002. *Thyristor-Based FACTS Controllers for Electrical Transmission Systems*. John Wiley & Sons.
- Nourinezhad, Mehdi, and Sodabeh Soleymani. 2015. "A Novel Market Optimization Model in Order to Minimizing Environmental Cost Caused by Plants." 2015 30th International Power System Conference (PSC). https://doi.org/10.1109/ipsc.2015.7827777.
- Phyu, H. N., N. L. H. Aung, and Jiang Quan. 2016. "Investigation of the Effect of Winding Structure and MMF Harmonics on the Rotor Eddy Current Loss of High Speed Permanent Magnet Motor." 2016 IEEE Region 10 Conference (TENCON). https://doi.org/10.1109/tencon.2016.7847990.
- Rajalakshmi, Sambasivam, and Parthasarathy Rangarajan. 2019. "Investigation of Modified Multilevel Inverter Topology for PV System." *Microprocessors and Microsystems.* https://doi.org/10.1016/j.micpro.2019.102870
- Raval, Kalpesh Y., and V. J. Ruvavara. 2018. "Novel Multilevel Inverter Design with

Minimisation of Device Count in Novel Multilevel Inverter Compared to Conventional Multilevel Inverter Topology to Reduce the Cost

> Reduced Device Count." 2018 International Conference on Current Trends towards Converging Technologies (ICCTCT). https://doi.org/10.1109/icctct.2018.8550867.

Silva, J., J. Espinoza, D. Sbarbaro, L. Moran, Jaime Rohten, and Luis Vaccaro. 2019. "Fast MPC Algorithm for a Grid Tied Photovoltaic System Based on a Multilevel Inverter." *IECON 2019 - 45th Annual Conference of the*  Section A-Research paper

*IEEE Industrial Electronics Society.* https://doi.org/10.1109/iecon.2019.8927053.

Vemuganti, Hari Priya, Dharmavarapu Sreenivasarao, and Ganjikunta Siva Kumar. 2017. "Improved Pulse-width Modulation Scheme for T-type Multilevel Inverter." *IET Power* https://doi.org/10.1049/iet-pel.2016.0729.

# **Tables and Figures**

| S.No | Na af lavala | Device Count     |              |  |  |
|------|--------------|------------------|--------------|--|--|
|      | NO.01 levels | Conventional MLI | Proposed MLI |  |  |
| 1    | 9            | 16               | 11           |  |  |
| 2    | 11           | 20               | 13           |  |  |
| 3    | 13           | 24               | 15           |  |  |
| 4    | 15           | 28               | 17           |  |  |
| 5    | 17           | 32               | 19           |  |  |
| 6    | 19           | 36               | 21           |  |  |
| 7    | 21           | 40               | 23           |  |  |

Table 1. Device count of proposed and conventional MLI topology for various levels.

 Table 2. Group Statistical analysis of proposed and conventional MLI. Mean Stress, Standard deviation and standard error values are obtained for 14 sample data sets.

| Group Statistics |        |   |         |                                |         |  |
|------------------|--------|---|---------|--------------------------------|---------|--|
| Group            |        | Ν | Mean    | Std. Deviation Std. Error Mean |         |  |
| Device Count     | P-MLI  | 7 | 11.0000 | 2.16025                        | 0.81650 |  |
|                  | CHBMLI | 7 | 28.0000 | 8.64099                        | 3.26599 |  |

Table 3. Independent sample T-test t is performed for the two groups for significance and standard error determination. Significance value is observed as 0.012 (p<0.05, statistically significant).

| Independent Samples Test                   |                              |  |  |  |  |
|--------------------------------------------|------------------------------|--|--|--|--|
| Levene's Test for Equality of<br>Variances | T-test for Equality of Means |  |  |  |  |

Minimisation of Device Count in Novel Multilevel Inverter Compared to Conventional Multilevel Inverter Topology to Reduce the Cost

Section A-Research paper

|                 |                                      | F     | Sig.  | t     | df    | Sig.<br>(2-<br>tailed) | Mean<br>Difference | Std. Error<br>Difference | 95% Confidence<br>Interval of the |              |
|-----------------|--------------------------------------|-------|-------|-------|-------|------------------------|--------------------|--------------------------|-----------------------------------|--------------|
| Device<br>Count | Equal<br>variances<br>assumed        | 8.796 | 0.012 | 5.050 | 12    | 0.000                  | -17.00000          | 3.36650                  | 24.33498                          | -<br>9.66502 |
|                 | Equal<br>variances<br>not<br>assumed |       |       | 5.050 | 6.747 | 0.002                  | -17.00000          | 3.36650                  | 25.02140                          | -<br>8.97860 |



Fig. 1. Conventional MLI topology







Fig. 3. Bar Chart Comparison of P-MLI and CHBMLI. Proposed MLI requires less device count compared to CHBMLI. Standard deviation range is less in P-MLI. X Axis: PMLI and CHBMLI topology, Y Axis: Device Count with ± 1SD.